Astera Labs Logo

Astera Labs

Principal Digital Design Engineer

Sorry, this job was removed at 10:26 p.m. (IST) on Thursday, Jan 29, 2026
Be an Early Applicant
Easy Apply
In-Office
Bengaluru, Bengaluru Urban, Karnataka
Easy Apply
In-Office
Bengaluru, Bengaluru Urban, Karnataka

Similar Jobs

3 Hours Ago
In-Office
Bangalore, Bengaluru Urban, Karnataka, IND
Expert/Leader
Expert/Leader
Artificial Intelligence • Automotive • Semiconductor
The Principal Engineer will design critical IP, implement specifications, ensure quality, and collaborate across teams for digital IC design processes.
Top Skills: Asic Design FlowsDigital Ic DesignRtl CodingVerilog
Yesterday
In-Office
Bangalore, Bengaluru Urban, Karnataka, IND
Expert/Leader
Expert/Leader
Artificial Intelligence • Hardware • Automation • Manufacturing
The Principal Engineer will oversee digital interfaces, lead digital design efforts, and manage a team for IC design and verification.
Top Skills: Cadence AmsI2CRtlSpiSystemverilogUartUvm
22 Days Ago
Easy Apply
In-Office
Bengaluru, Bengaluru Urban, Karnataka, IND
Easy Apply
Expert/Leader
Expert/Leader
Big Data • Information Technology
Lead RTL and micro-architecture development for high-performance controller and bridge designs at advanced nodes (≤16nm). Drive IP integration, timing closure, verification (UVM), and pre-/post-silicon bring-up and debug, collaborating across cross-functional teams from architecture to GDS.
Top Skills: Cxl,Ethernet,Nvlink,Pcie,Ualink,Cosmos,Synopsys,Cadence,Uvm,Systemverilog,Verilog,Python,Perl,Arm,Arc,Risc-V,I2C,Spi,Uart,Dma,Asic,Gds,Dft,Ci/Cd

Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.

We are seeking a Principal Digital Design Engineer with deep expertise in high-performance controller and bridge design, micro-architecture, RTL implementation, and IP integration. The ideal candidate will play a critical role in the development of cutting-edge connectivity solutions.

 

Key Responsibilities:

  • Design and implement high-performance digital solutions, including RTL development and synthesis.
  • Collaborate with cross-functional teams on IP integration for processor IPS and peripherals
  • Deep knowledge of processor boot process and peripheral implementation with boot firmware in mind
  • Own block-level and full-chip designs from architecture to GDS, focusing on designs at nodes ≤ 16nm.
  • Ensure timing closure, assess verification completeness, and oversee pre- and post-silicon debug.
  • Utilize tools from Synopsys/Cadence and apply expertise in UVM-based verification flows
  •  

Basic Qualifications:

  • Bachelor’s in Electronics/Electrical engineering (Master's preferred).
  • 12+ years of digital design experience, with 4+ years focused on processor, peripherals and full chip implementation.
  • Proven expertise in RTL development, synthesis, and timing closure.
  • Experience with front-end design, gate-level simulations, and design verification.
  • Strong work ethic, ability to handle multiple tasks, and a proactive, customer-focused attitude.

 

Required Expertise:

  • Hands-on experience with processor IP (ARM/ARC)
  • Hands-on pre-silicon and post-silicon implementing peripherals for I2C/SPI/UART
  • Hands-on experience with complex DMA engines and FW interaction
  • Strong proficiency in System Verilog/Verilog and scripting (Python/Perl).
  • Experience with block-level and full-chip design at advanced nodes (≤ 16nm).
  • Silicon bring-up and post-silicon debug experience.
  • Familiarity with Synopsys/Cadence tools and UVM-based design verification.

 

Preferred Experience:

  • Knowledge and experience implementing secure boot and security mechanisms like authentication and attestation is a plus
  • Knowledge of system-level design with ARM/ARC/RISC-V processors sub systems
  • Understanding of PAD design, DFT, and floor planning.
  • Experience with NIC, switch, or storage product development.
  • Familiarity with working in design and verification workflows in a CI/CD environment.

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

What you need to know about the Bengaluru Tech Scene

Dubbed the "Silicon Valley of India," Bengaluru has emerged as the nation's leading hub for information technology and a go-to destination for startups. Home to tech giants like ISRO, Infosys, Wipro and HAL, the city attracts and cultivates a rich pool of tech talent, supported by numerous educational and research institutions including the Indian Institute of Science, Bangalore Institute of Technology, and the International Institute of Information Technology.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account