Marvell Technology Logo

Marvell Technology

Principal Physical Design Engineer

Posted 7 Days Ago
Be an Early Applicant
Bangalore, Bengaluru Urban, Karnataka
Senior level
Bangalore, Bengaluru Urban, Karnataka
Senior level
The Principal Physical Design Engineer will lead physical design processes for high-performance processor chips targeting data infrastructure applications. Responsibilities include maintaining and enhancing Place and Route Flow, performing synthesis, timing analysis, and collaborating with design teams to resolve timing issues and ensure successful chip tape-outs.
The summary above was generated by AI

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. 

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. 

Your Team, Your Impact

Built on decades of expertise and execution, Marvell’s custom Processor/ASIC solution offers a differentiated approach with a best-in-class portfolio of data infrastructure intellectual property (IP) and a wide array of flexible business models. In this unique role, you’ll have the opportunity to work on both the physical design and methodology for future designs of our next-generation, high-performance processor chips in a leading-edge CMOS process technology, targeted at server, 5G/6G, automotive, and networking applications.

What You Can Expect

  • In this hybrid role based in Bangalore, India, you will work with a global team on both the physical design of complex chips as well as the methodology to enable an efficient and robust design process.

  • You will be responsible for maintaining, enhancing, and supporting Marvell's Place and Route Flow, leveraging industry-standard EDA tools.

  • Your tasks will include performing synthesis, place and route, as well as timing analysis and closure on multiple intermediate and complex logic blocks.

  • You will play a crucial role in developing and implementing timing and logic ECOs, collaborating closely with the RTL design team to drive modifications that address congestion and timing issues.

  • Collaboration with the frontend team will be crucial to ensure successful tapeouts.

  • Additionally, your involvement with the global timing team will include debugging and resolving any block-level timing issues encountered at the partition level. This position provides an exciting platform to engage with diverse engineering challenges within a collaborative and innovative environment at Marvell.

What We're Looking For

  • Have completed a Bachelor’s OR a Master's Degree in Electrical/Computer Engineering, Computer Science, or related fields and have 12+ years of related professional experience in physical design, preferably top-level implementation, with a proven track record of successful tape-outs.

  • In your coursework, you must have completed a digital logic course and projects that involved circuit design, testing, and timing analysis.

  • Good understanding of standard RTL to GDS flows and methodology, experience in designing ICs at advanced technology nodes (e.g., 7nm, 5nm, or below) is highly desirable.

  • Good scripting skills in languages such as Perl, tcl, and Python

  • Good object-oriented programming skills

  • Good understanding of digital logic and computer architecture

  • Knowledge of Verilog/VHDL

  • Good communication skills and self-discipline contributing in a team environment

  • In-depth knowledge and hands-on experience with industry-standard physical design tools and methodologies, including synthesis, floor planning, placement, clock tree synthesis, routing, and physical verification.


Additional Compensation and Benefit Elements

With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

#LI-MN1

Top Skills

Perl
Python
Tcl
Verilog
Vhdl

Marvell Technology Bengaluru, Karnataka, IND Office

Global Technology Park, Tower D, 10th & 11th Floors, Marathahallli - Sarjapur Outer Ring Road, , ,, Bengaluru, India, 560103

Similar Jobs

Be an Early Applicant
5 Days Ago
Bangalore, Bengaluru Urban, Karnataka, IND
8,216 Employees
Entry level
8,216 Employees
Entry level
Cloud • Hardware • Software • Semiconductor
As a Principal Application Engineer at Cadence, you will provide technical consultation for digital & sign-off domain products to worldwide customers, debug complex issues, guide implementation of software, and contribute to product improvement initiatives.
Be an Early Applicant
19 Hours Ago
Bangalore, Bengaluru, Karnataka, IND
636 Employees
Senior level
636 Employees
Senior level
Semiconductor
As a Senior Engineer in Physical Design, you will drive the backend processes of IC design, focusing on floor-planning, power planning, low-power design, place & route, and static timing verification. You'll perform physical verification and EM/IR signoff to optimize power integrity and timing closure. The role requires collaboration, analytical skills, and a commitment to high-quality results.
Be an Early Applicant
22 Days Ago
Bengaluru, Karnataka, IND
148 Employees
Expert/Leader
148 Employees
Expert/Leader
Big Data • Information Technology
As a Principal Physical Design Engineer, you will lead complex SoC/silicon product designs for Server, Storage, and Networking applications. You will be responsible for full chip or block level ownership, synthesis, timing closure, and verification, while utilizing backend tools and methodologies.

What you need to know about the Bengaluru Tech Scene

Dubbed the "Silicon Valley of India," Bengaluru has emerged as the nation's leading hub for information technology and a go-to destination for startups. Home to tech giants like ISRO, Infosys, Wipro and HAL, the city attracts and cultivates a rich pool of tech talent, supported by numerous educational and research institutions including the Indian Institute of Science, Bangalore Institute of Technology, and the International Institute of Information Technology.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account