Marvell Technology Logo

Marvell Technology

Senior Staff Engineer, DFT

Job Posted 14 Days Ago Posted 14 Days Ago
Be an Early Applicant
Bangalore, Bengaluru, Karnataka
Senior level
Bangalore, Bengaluru, Karnataka
Senior level
The Senior Staff Engineer, DFT will work on DFT architecture, testability strategy, implementation and verification of DFT features in Marvell's Switch products, collaborating with various teams for effective integration and validation.
The summary above was generated by AI

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. 

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. 

Your Team, Your Impact

Switch DFX team is responsible for overall DFT solution implemented in all Marvell Switch products. The team owns DFT Strategy, DFT Architecture, DFT IP's and all aspects of SoC MBIST and ATPG definition, implementation, validation pre and post-Si.

What You Can Expect

  • As a part of the DFT team the suitable candidate will work on all aspects of DFT in top notch Switch products: DFT architecture and Testability strategy, Flow, Implementation, Verification and post Si bring up.

  • You’ll work closely with other DFT team members for DFT features Implementation, Integration and Verification in SoC.

  • You will also have close interaction with Logic Design/Physical design/STA/ATE teams as needed.

What We're Looking For

  • Bachelor’s/Master's degree in Computer Science, Electrical Engineering or related fields with 7 to 10 years of related professional experience in DFT.

  • The candidate Marvell is looking for will have:

  • Very good knowledge on SCAN/ATPG/JTAG/MBIST

  • Proven experience on gate level simulations with no-timing and SDF based simulations for DFT modes

  • Proven experience on Test structures for DFT, IP Integration, ATPG Fault models, test point insertion, coverage improvement techniques

  • Proven experience in Scan insertion techniques at block level and Chip top level

  • Good knowledge on Test mode timing constraints

  • Cross domain knowledge to resolve DFT issues with design, synthesis, Physical design, STA team

  • Proficiency in Industry standard Tools for Scan insertion, ATPG, MBIST and JTAG. (Preferably Synopsys/Mentor tools)

  • Good Knowledge and understanding on JTAG for  IEEE1149.1/6 standards

  • Experience with Post-Si ramp up and debug on ATE

  • Good knowledge on Perl/ Tcl scripting skills.

  • Very good team player capabilities and excellent communication skills to work with a variety of teams across the global organization

  • High sense of responsibility and ownership within the team for successful Tapeout and Post -Si ramp up of the project

Additional Compensation and Benefit Elements

With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

#LI-RS1

Top Skills

Atpg
Jtag
Mbist
Mentor
Perl
Scan
Synopsys
Tcl

Marvell Technology Bengaluru, Karnataka, IND Office

Global Technology Park, Tower D, 10th & 11th Floors, Marathahallli - Sarjapur Outer Ring Road, , ,, Bengaluru, India, 560103

Similar Jobs

3 Days Ago
Bangalore, Bengaluru, Karnataka, IND
Senior level
Senior level
Semiconductor
Lead development of DFT methodologies and flows, manage and mentor engineers, and ensure quality control in design verification across projects.
Top Skills: BistDft StandardsEda ToolsIjtagJtagPerlPythonSoc DesignSystem VerilogTclVerilogVhdl
4 Days Ago
Bangalore, Bengaluru, Karnataka, IND
Senior level
Senior level
Semiconductor
As a Senior Staff Engineer in DFT, you will develop methodologies for DFT across projects, lead a team, create automated verification checks, and ensure quality control in implementation. Additionally, you'll mentor engineers and manage DFT processes for complex SoC designs.
Top Skills: BistDft StandardsIjtagJtagPerlPythonSystem VerilogTclVerilogVhdl
14 Days Ago
Bangalore, Bengaluru, Karnataka, IND
Senior level
Senior level
Semiconductor
The role involves executing DFT for networking products, collaborating with various design teams, and managing implementation and verification processes.
Top Skills: Design For TestabilityDftJtagMemory BistPerlTclTessent

What you need to know about the Bengaluru Tech Scene

Dubbed the "Silicon Valley of India," Bengaluru has emerged as the nation's leading hub for information technology and a go-to destination for startups. Home to tech giants like ISRO, Infosys, Wipro and HAL, the city attracts and cultivates a rich pool of tech talent, supported by numerous educational and research institutions including the Indian Institute of Science, Bangalore Institute of Technology, and the International Institute of Information Technology.
By clicking Apply you agree to share your profile information with the hiring company.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account