Analog Devices Logo

Analog Devices

Staff Physical Design Engineer

Posted 3 Days Ago
Be an Early Applicant
In-Office
Bangalore, Bengaluru Urban, Karnataka, IND
Senior level
In-Office
Bangalore, Bengaluru Urban, Karnataka, IND
Senior level
The Staff Physical Design Engineer leads complex physical design for SoCs, mentors team members, and collaborates cross-functionally to ensure high-quality implementations meeting defined criteria.
The summary above was generated by AI

About Analog Devices

Analog Devices, Inc. (NASDAQ: ADI ) is a global semiconductor leader that bridges the physical and digital worlds to enable breakthroughs at the Intelligent Edge. ADI combines analog, digital, and software technologies into solutions that help drive advancements in digitized factories, mobility, and digital healthcare, combat climate change, and reliably connect humans and the world. With revenue of more than $9 billion in FY24 and approximately 24,000 people globally, ADI ensures today's innovators stay Ahead of What's Possible™. Learn more at www.analog.com and on LinkedIn and Twitter (X).

          

Role Overview

The Staff Physical Design Engineer is role which combines deep hands-on implementation expertise with technical leadership. This role owns complex block- and/or top-level physical design for advanced-node SoCs and leads a small group of engineers to achieve high-quality, on-time delivery.

Key Responsibilities

Technical Ownership

Own end-to-end physical implementation (floorplanning, power planning, placement, CTS, routing, ECO) for complex blocks or subsystems across advanced technology nodes (e.g., 22nm, 16nm, 7nm, 5nm, 4nm).

Drive timing closure, congestion resolution, IR/EM, signal integrity, and physical verification (DRC/LVS/antenna) to meet PPA and quality targets.

Define and refine hierarchical PNR strategies, IO ring/PG structures, and integration guidelines for large SoCs.

Perform in-depth analysis and debug of tool issues, timing failures, and physical design anomalies; propose robust, scalable solutions.

Methodology and Automation

Develop, maintain, and enhance physical design methodologies, scripts, and flows (e.g., for PDN, PG, clock structure, exception handling, signoff automation).

Proactively identify opportunities for flow improvements and standardization to reduce turnaround time and error rates.

Evaluate EDA tool features and drive best practices in collaboration with CAD/enablement teams.

Technical Leadership & Team Enablement

Provide technical direction to a small group of physical design engineers, including task breakdown, priority setting, and quality expectations.

Mentor junior engineers and NCGs in PNR, STA and debug practices to build a strong second tier of technical capability.

Review floorplans, constraints, and implementation choices from team members, giving clear, actionable feedback.

Act as a go-to technical reference within the PD team.

Cross-Functional Collaboration

Work closely with RTL design, STA, DFT, CAD, and packaging teams to converge on implementation-friendly architectures and constraints.

Communicate risks, options, and trade-offs clearly to project leads and managers, and help shape mitigation plans.

Participate in design reviews and signoff reviews, representing physical design status, risks, and recommendations.

Required Qualifications

Strong experience in physical design implementation for complex digital SoCs, typically 8–12+ years in physical design or equivalent level of mastery.

Proven hands-on expertise with industry-standard PNR and signoff tools (e.g., Cadence Innovus, Synopsys ICC2, Tempus/PrimeTime, RedHawk, Voltus, etc.).

Demonstrated success in closing challenging blocks/subsystems on advanced nodes (timing-, IR-, and congestion-critical designs).

Solid understanding of:

Floorplanning and partitioning strategies

Power grid and PDN methodology (including IR/EM mitigation)

Advanced clock tree/clock mesh design and constraints

STA constraints (modes/corners, exceptions, derates)

Physical verification and reliability checks

Leadership Expectations

Strong problem-solving and debugging mindset, with a bias toward scalable, automated solutions.

Clear, concise communication skills—able to explain complex technical issues and options to different audiences.

Demonstrated commitment to mentoring, knowledge sharing, and raising the capability of the broader team.

Comfortable operating in a dynamic environment with shifting priorities while maintaining quality and accountability.

For positions requiring access to technical data, Analog Devices, Inc. may have to obtain export  licensing approval from the U.S. Department of Commerce - Bureau of Industry and Security and/or the U.S. Department of State - Directorate of Defense Trade Controls.  As such, applicants for this position – except US Citizens, US Permanent Residents, and protected individuals as defined by 8 U.S.C. 1324b(a)(3) – may have to go through an export licensing review process.

Analog Devices is an equal opportunity employer. We foster a culture where everyone has an opportunity to succeed regardless of their race, color, religion, age, ancestry, national origin, social or ethnic origin, sex, sexual orientation, gender, gender identity, gender expression, marital status, pregnancy, parental status, disability, medical condition, genetic information, military or veteran status, union membership, and political affiliation, or any other legally protected group.

Job Req Type: Experienced

          

Required Travel: Yes, 10% of the time

          

Shift Type: 1st Shift/Days

Top Skills

Cadence Innovus
Primetime
Redhawk
Synopsys Icc2
Tempus
Voltus

Similar Jobs

2 Days Ago
In-Office
Bengaluru, Bengaluru Urban, Karnataka, IND
Senior level
Senior level
Artificial Intelligence • Hardware • Information Technology • Machine Learning
The Staff ASIC Physical Design Engineer will develop block-level physical design for ASICs, focusing on low power implementation, timing closure, and physical verification. Required skills include expertise with Cadence tools and advanced process technologies, alongside strong analytical and interpersonal abilities.
Top Skills: Cadence InnovusCadence TempusCaliberDrcLvsSta
24 Days Ago
In-Office
Bengaluru, Bengaluru Urban, Karnataka, IND
Senior level
Senior level
3D Printing
Lead subsystem and block-level physical design implementation for complex SoCs, focusing on timing closure, power integrity, and cross-functional collaboration.
Top Skills: Cadence InnovusCertusFusion CompilerPerlPrimetimePythonSynopsys Icc2TclTempus
8 Days Ago
Hybrid
Bengaluru, Bengaluru Urban, Karnataka, IND
Senior level
Senior level
3D Printing
Lead physical design closure for subsystems, collaborating with SoC teams, mentoring engineers, and improving design methodology and automation flows.
Top Skills: Cadence InnovusPerlPrimetimePythonSynopsys Icc2Tcl

What you need to know about the Bengaluru Tech Scene

Dubbed the "Silicon Valley of India," Bengaluru has emerged as the nation's leading hub for information technology and a go-to destination for startups. Home to tech giants like ISRO, Infosys, Wipro and HAL, the city attracts and cultivates a rich pool of tech talent, supported by numerous educational and research institutions including the Indian Institute of Science, Bangalore Institute of Technology, and the International Institute of Information Technology.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account