Bolt Graphics Logo

Bolt Graphics

Staff / Senior Staff Physical Design Engineer

Posted 2 Days Ago
Be an Early Applicant
In-Office
Sunnyvale, CA
Senior level
In-Office
Sunnyvale, CA
Senior level
Responsible for full-chip or block-level physical design from netlist to GDSII, ensuring timing, power, and area targets are met. Collaborates with teams for design convergence and performs DRC/LVS/EM/IR debugging.
The summary above was generated by AI

Bolt Graphics is a semiconductor startup based in Sunnyvale, CA building the fastest and most efficient graphics processors. We pride ourselves on our first principles approach to solving problems. We are energized by our mission to reduce the barrier of entry for content creation and consumption. Our goal is to enable everyone to easily create, simulate and consume immersive experiences as vividly as they can imagine them.

Our Values

  • Be Fearless: Unmute yourself. Test boundaries and get proven right.
  • Remain Adaptable: Stay comfortable in a continuously changing world. If you’re wrong, concede and move on.
  • Educate Your Ego: Selflessly collaborate towards our shared purpose.

About the role:


As a  Staff / Senior Staff Physical Design Engineer, you will be responsible for driving full-chip or block-level physical implementation from netlist to GDSII. You will play a critical role in achieving timing, power, and area (PPA) targets while ensuring high-quality tapeouts.


What you'll do:

  • Own end-to-end physical design flow: synthesis support, floorplanning, placement, CTS, routing, and signoff
  • Drive timing closure (setup/hold) across multiple PVT corners using advanced STA methodologies (OCV/POCV)
  • Perform and debug DRC/LVS/EM/IR issues and drive clean signoff
  • Work closely with RTL, architecture, and verification teams for design convergence
  • Handle ECO flows, including late-stage timing and functional fixes
  • Optimize designs for power, performance, and area (PPA)
  • Integrate and validate hard macros (SRAMs, IOs, analog blocks)
  • Support GLS, SDF generation, and debug timing-related issues
  • Develop and enhance automation scripts (TCL/Python) for PD flows
  • Collaborate with foundry/vendor teams during tapeout and signoff

Required Qualifications:

  • Bachelor’s/Master’s degree in Electrical Engineering or related field
  • 8–12 years of experience in ASIC physical design
  • Proven experience in full-chip or large block implementation and tapeouts
  • Strong expertise in:
    • Floorplanning and power planning
    • Placement, CTS, routing, and physical verification
    • Static Timing Analysis (STA) and timing closure
  • Hands-on experience with industry-standard tools such as:
    • Synopsys ICC2 / Cadence Innovus
    • Synopsys PrimeTime
    • Mentor Calibre
  • Experience with advanced nodes (7nm and below preferred)
  • Strong debugging and problem-solving skills

Preferred Qualifications:

  • Experience with low-power design techniques (UPF/CPF)
  • Knowledge of EMIR analysis (e.g., Ansys RedHawk-SC)
  • Familiarity with multi-voltage designs and power domains
  • Experience with high-speed interfaces or complex SoCs (CPU/GPU/AI)
  • Exposure to GLS and timing-related silicon debug
  • Scripting expertise in Python/TCL


Compensation Range: $200,000–$220,000 per year (California). This range represents the anticipated base pay for this role based in California; the final offer may vary based on qualifications, experience, and location.

Benefits:

  • Medical, Dental, & Vision - 100% covered premiums
  • Equity - Stock Options
  • 401(k) match
  • WFH Hardware


Bolt is committed to building a diverse and inclusive environment in which we recognize and value each other’s differences as well as fostering a culture that promotes its core values: Professionalism, Integrity, and Respect. As an equal opportunity employer, all qualified applicants will receive consideration for employment without regard to race, color, religion, sex, sexual orientation, gender identity, genetic information, national origin, age, disability, or status as a protected veteran.

Top Skills

Cadence Innovus
Mentor Calibre
Python
Synopsys Icc2
Synopsys Primetime
Tcl

Similar Jobs

4 Days Ago
In-Office
Senior level
Senior level
Big Data • Information Technology
Oversee planning and execution of physical design for ASICs, collaborating with designers and engineers in developing cutting-edge connectivity solutions for cloud services.
Top Skills: CadenceCosmosCxlEthernetNvlinkPciePerlPythonSynopsysSystem VerilogTclUalinkVerilog
23 Days Ago
In-Office
Senior level
Senior level
Artificial Intelligence • Automotive • Semiconductor
The role involves physical design and methodology for advanced processor chips. Responsibilities include collaborating with design teams, implementation, mentoring, and scripting for automation.
Top Skills: Cadence InnovusEda ToolsPerlPythonShellTclVerilog
An Hour Ago
Remote or Hybrid
Senior level
Senior level
AdTech • Cloud • Digital Media • Information Technology • News + Entertainment • App development
The Director of Analytics & AI Solutions defines and executes product strategy for analytics and AI solutions to aid decision-making across Studio Distribution, collaborating closely with business and engineering teams.
Top Skills: AIAnalyticsBi ToolsMicrostrategyPower BISalesforceTableau

What you need to know about the Bengaluru Tech Scene

Dubbed the "Silicon Valley of India," Bengaluru has emerged as the nation's leading hub for information technology and a go-to destination for startups. Home to tech giants like ISRO, Infosys, Wipro and HAL, the city attracts and cultivates a rich pool of tech talent, supported by numerous educational and research institutions including the Indian Institute of Science, Bangalore Institute of Technology, and the International Institute of Information Technology.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account