Astera Labs Logo

Astera Labs

Senior DFT Engineer

Job Posted 16 Days Ago Reposted 16 Days Ago
Be an Early Applicant
Bengaluru, Karnataka
Senior level
Bengaluru, Karnataka
Senior level
As a Senior DFT Engineer, you will develop innovative connectivity products, engage in full product life-cycle, and work collaboratively with engineering teams on DFT techniques and testing.
The summary above was generated by AI

Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. Our Intelligent Connectivity Platform integrates PCIe®, CXL®, and Ethernet semiconductor-based solutions and the COSMOS software suite of system management and optimization tools to deliver a software-defined architecture that is both scalable and customizable. Inspired by trusted relationships with hyperscalers and the data center ecosystem, we are an innovation leader delivering products that are flexible and interoperable. Discover how we are transforming modern data-driven applications at www.asteralabs.com. 

As an Astera Labs’ Senior DFT (Design For Test) Engineer, you will be part of the DFT Design team that develops the next generation of Astera Labs’ connectivity products that support the world’s leading cloud service providers and server and networking OEMs. In this role, you will have exposure to the full product life-cycle, from definition to mass production to end of life of the products. You will be working closely with all engineering teams, physical design and functions like back-end testing, manufacturing, defect, and reliability analysis. This employee must be team oriented with a focus on solving problems in a collaborative manner between multiple engineering teams.

Basic qualifications:

  • Bachelor’s degree in Computer Engineering / Electrical Engineering
  • >5+ years of experience in a semiconductor company as a DFT engineer
  • Currently based locally or ready to relocate.

Required experience:

  • Chip design, Verilog and System Verilog
  • Verification, UVM methodology
  • ATPG tools
  • Scan insertion tools
  • Gate-level simulations
  • Static timing analysis
  • Scripting (Perl/Tcl)
  • Familiarity with ATE
  • Hands-on expertise with commercial test generation tools for large complex designs
  • Strong fundamental knowledge of DFT techniques include JTAG, ATPG, test pattern translation, yield learning, logic diagnosis, scan compression
  • Experience running test compression software
  • Experience using the Mentor Tessent or synopsys DFT Max and Tetramax tools

Preferred experience:

  • Experience with defining and implementing SOC level verification on large designs.
  • Working with 93k Tester
  • Experience with IEEE 1500 Standard or IEEE 1687 standard and MBIST, LBIST

Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.  

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Top Skills

Atpg Tools
Mentor Tessent
Perl
Scan Insertion Tools
Static Timing Analysis
Synopsys Dft Max
System Verilog
Tcl
Tetramax
Uvm
Verilog

Similar Jobs

4 Days Ago
2 Locations
Senior level
Senior level
Semiconductor
Responsible for implementing and validating DFT/Test on custom ASIC/SoC designs, mentoring a team, and enhancing methodologies in DFT/Test.
Top Skills: AsicC-ShellCadenceDftDigital Circuit DesignPerlSiemensSynopsysTcl
5 Days Ago
Bangalore, Bengaluru, Karnataka, IND
Senior level
Senior level
Artificial Intelligence • Internet of Things
The role requires designing DFT strategies, collaborating with RTL and PNR teams, generating test patterns, and ensuring DFT requirements are met within digital designs.
Top Skills: AtpgCadence GenusDftJtagModusPythonTclVerilogVhdl
6 Days Ago
2 Locations
Mid level
Mid level
Semiconductor
The Senior Engineer I - DFT will lead DFT strategy, develop verification methodologies, automate test bench creation, and ensure timing checks for SoCs.
Top Skills: Verilog,Vhdl,System Verilog,Perl,Tcl,Python,Jtag,Bist

What you need to know about the Bengaluru Tech Scene

Dubbed the "Silicon Valley of India," Bengaluru has emerged as the nation's leading hub for information technology and a go-to destination for startups. Home to tech giants like ISRO, Infosys, Wipro and HAL, the city attracts and cultivates a rich pool of tech talent, supported by numerous educational and research institutions including the Indian Institute of Science, Bangalore Institute of Technology, and the International Institute of Information Technology.
By clicking Apply you agree to share your profile information with the hiring company.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account